

# An Ultra-small 3 mm<sup>2</sup>, 8.4 mΩ, 4 A, 125°C-Rated Internally-protected Integrated Power Switch

#### **General Description**

The SLG59M1657V is a high performance 8.4 m $\Omega$ , 4 A single-channel nFET integrated power switch which can operate with a 2.5 V to 5.5 V V<sub>DD</sub> supply to switch power rails from as low as 0.9 V up to the supply voltage. The SLG59M1657V incorporates two-level overload current protection, thermal shutdown protection, and in-rush current control which can easily be adjusted by a small external capacitor.

Using a proprietary MOSFET design, the SLG59M1657V achieves a stable 8.4 m $\Omega$  RDS<sub>ON</sub> across a wide input voltage range. In addition, the SLG59M1657V's package also exhibits low thermal resistance for high-current operation using Silego's proprietary CuFET technology.

Fully specified over the -40  $^{\circ}$ C to 125  $^{\circ}$ C temperature range, the SLG59M1657V is packaged in a space-efficient, low thermal resistance, RoHS-compliant 1.5 mm x 2.0 mm STDFN package.

#### **Features**

- 1.5 x 2.0 mm FC-TDFN 8L package (2 fused pins for drain and 2 fused pins for source)
- Logic level ON pin capable of supporting 0.9 V CMOS Logic
- · User selectable ramp rate with external capacitor
- 8.4 m $\Omega$  RDS<sub>ON</sub> while supporting 4 A
- · Two Over Current Protection Modes
  - · Short Circuit Current Limit
  - Active Current Limit
- · Over Temperature Protection
- · Pb-Free / Halogen-Free / RoHS compliant
- Operating Temperature: -40 °C to 125°C
- · Operating Voltage: 2.5 V to 5.5 V

#### **Pin Configuration**



8-pin FC-TDFN (Top View)

#### **Applications**

- · Notebook Power Rail Switching
- · Tablet Power Rail Switching
- · Smartphone Power Rail Switching

#### **Block Diagram**





# **Pin Description**

| Pin # | Pin Name | Туре   | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | VDD      | PWR    | With an internal 1.8 V UVLO threshold, VDD supplies the power for the operation of the power switch and internal control circuitry. Bypass the VDD pin to GND with a 0.1 $\mu$ F (or larger) capacitor.                                                                                                                                                                                                                                    |
| 2     | ON       | Input  | A low-to-high transition on this pin initiates the operation of the SLG59M1657V's state machine. ON is a CMOS input with $V_{\rm IL} <$ 0.25 V and $V_{\rm IH} >$ 0.85 V thresholds. While there is an internal pull-down circuit to GND (~4 M $\Omega$ ), connect this pin directly to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller. Do not allow this pin to be open-circuited. |
| 3, 4  | D        | MOSFET | Drain terminal connection of the n-channel MOSFET (2 pins fused for $V_D$ ). Connect at least a low-ESR 0.1 $\mu$ F capacitor from this pin to ground. Capacitors used at $V_D$ should be rated at 10 V or higher.                                                                                                                                                                                                                         |
| 5, 6  | S        | MOSFET | Source terminal connection of the n-channel MOSFET (2 pins fused for $V_S$ ). Connect a low-ESR capacitor from this pin to ground and consult the Electrical Characteristics table for recommended $C_{LOAD}$ range. Capacitors used at $V_S$ should be rated at 10 V or higher.                                                                                                                                                           |
| 7     | CAP      | Input  | A low-ESR, stable dielectric, ceramic surface-mount capacitor connected from CAP pin to GND sets the $V_S$ slew rate and overall turn-on time of the SLG59M1657V. For best performance $C_{SLEW}$ value should be $\geq$ 1.5 nF and voltage level should be rated at 10 V or higher.                                                                                                                                                       |
| 8     | GND      | GND    | Ground connection. Connect this pin to system analog or power ground plane.                                                                                                                                                                                                                                                                                                                                                                |

# **Ordering Information**

| Part Number   | Туре                       | Production Flow                       |
|---------------|----------------------------|---------------------------------------|
| SLG59M1657V   | FC-TDFN 8L                 | Extended Industrial, -40 °C to 125 °C |
| SLG59M1657VTR | FC-TDFN 8L (Tape and Reel) | Extended Industrial, -40 °C to 125 °C |

000-0059M1657-100 Page 2 of 13



#### **Absolute Maximum Ratings**

| Parameter                | Description                        | Conditions                                                                                                                      | Min. | Тур. | Max.  | Unit |
|--------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| V <sub>DD</sub>          | Power Supply                       |                                                                                                                                 |      |      | 7     | V    |
| V <sub>D</sub> to GND    | Power Switch Input Voltage to GND  |                                                                                                                                 | -0.3 |      | 7     | V    |
| V <sub>S</sub> to GND    | Power Switch Output Voltage to GND |                                                                                                                                 | -0.3 |      | $V_D$ | V    |
| ON and CAP to GND        | ON and CAP Pin Voltages to GND     |                                                                                                                                 | -0.3 |      | 7     | V    |
| T <sub>O</sub>           | Operating Temperature              |                                                                                                                                 | -40  |      | 125   | °C   |
| T <sub>S</sub>           | Storage Temperature                |                                                                                                                                 | -65  |      | 150   | °C   |
| T <sub>A</sub>           | Rated Operating Temperature        |                                                                                                                                 | -40  |      | 125   | °C   |
| ESD <sub>HBM</sub>       | ESD Protection                     | Human Body Model                                                                                                                | 2000 |      |       | V    |
| ESD <sub>CDM</sub>       | ESD Protection                     | Charged Device Model                                                                                                            | 1000 |      |       | V    |
| MSL                      | Moisture Sensitivity Level         |                                                                                                                                 |      |      | 1     |      |
| $\theta_{JA}$            | Thermal Resistance                 | 1.5 x 2 mm, 8L TDFN; Determined using 1 in <sup>2</sup> , 1 oz. copper pads under each VD and VS terminals and FR4 pcb material |      | 69   |       | °C/W |
| W <sub>DIS</sub>         | Package Power Dissipation          |                                                                                                                                 |      |      | 1     | W    |
| MOSFET IDS               | Max Continuous Switch Current      |                                                                                                                                 |      |      | 4     | Α    |
| MOSFET IDS <sub>PK</sub> | Peak Current from Drain to Source  | For no more than 1 ms with 1% duty cycle                                                                                        |      |      | 4.5   | Α    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

 $T_A$  = -40 to 125 °C (unless otherwise stated)

| Parameter            | Description                                       | Description Conditions                                                                                     |     | Тур. | Max.     | Unit |
|----------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|------|----------|------|
| $V_{DD}$             | Power Supply Voltage                              | -40 to 125°C                                                                                               | 2.5 |      | 5.5      | V    |
| V <sub>DD_UVLO</sub> | V <sub>DD</sub> Undervoltage Lockout<br>Threshold | V <sub>DD</sub> ↑                                                                                          |     | 1.8  |          | V    |
| I <sub>DD</sub> Po   |                                                   | when OFF; $T_A = 70 ^{\circ}\text{C}$ ; $V_S = 0 ^{\circ}\text{V}$ ; $V_D = V_{DD} = 5.5 ^{\circ}\text{V}$ |     |      | 1        | μА   |
|                      | Power Supply Current                              | when OFF; $T_A = 85 ^{\circ}\text{C}$ ; $V_S = 0 \text{V}$ ; $V_D = V_{DD} = 5.5 \text{V}$                 |     |      | 1        | μА   |
|                      |                                                   | when OFF; $T_A = 125 ^{\circ}\text{C}$ ; $V_S = 0 \text{V}$ ; $V_D = V_{DD} = 5.5 \text{V}$                |     |      | 1.5      | μА   |
|                      |                                                   | when ON, no Load                                                                                           |     | 70   | 120      | μΑ   |
|                      |                                                   | T <sub>A</sub> 25°C @ 100 mA                                                                               |     | 8.4  | 10       | mΩ   |
| RDS <sub>ON</sub>    | ON Resistance                                     | T <sub>A</sub> 85°C @ 100 mA                                                                               |     | 10   | 12       | mΩ   |
|                      |                                                   | T <sub>A</sub> 125°C @ 100 mA                                                                              |     | 12   | 14.4     | mΩ   |
| $V_{D}$              | Drain Voltage                                     |                                                                                                            | 0.9 |      | $V_{DD}$ | V    |

000-0059M1657-100 Page 3 of 13



#### **Electrical Characteristics** (continued)

 $T_A = -40$  to 125 °C (unless otherwise stated)

| Parameter              | Description                                     | Conditions                                                                                                   | Min. | Тур. | Max.     | Unit |
|------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|----------|------|
|                        |                                                 | V <sub>D</sub> = V <sub>DD</sub> = 5.5 V;<br>V <sub>S</sub> = 0 V; ON = 0 V; T <sub>A</sub> = 70°C           |      |      | 1        | μА   |
| I <sub>FET_OFF</sub>   | MOSFET OFF Leakage Current                      | V <sub>D</sub> = V <sub>DD</sub> = 5.5 V;<br>V <sub>S</sub> = 0 V; ON = 0 V; T <sub>A</sub> = 85°C           |      |      | 1        | μА   |
|                        |                                                 | $V_D = V_{DD} = 5.5 \text{ V};$<br>$V_S = 0 \text{ V}; \text{ ON} = 0 \text{ V}; T_A = 125 ^{\circ}\text{C}$ |      | -    | 20       | μА   |
| $V_{S(SR)}$            | Slew Rate                                       | $C_{SLEW}$ = 4 nF, $V_{DD}$ = $V_{D}$ = 5 V,<br>$C_{LOAD}$ = 10 $\mu$ F, $R_{LOAD}$ = 20 $\Omega$            |      | 3    | 1        | V/ms |
| T <sub>ON_Delay</sub>  | ON pin Delay Time                               | 50% ON to Ramp Begin                                                                                         |      | 200  |          | μs   |
| T <sub>OFF_Delay</sub> | OFF Delay Time                                  | 50% ON to $V_S$ Fall Start,<br>$V_{DD} = V_D = 5 V$ , no $C_{LOAD}$ ,<br>$R_{LOAD} = 20 \Omega$              |      | 22   |          | μs   |
| T <sub>FALL</sub>      | V <sub>S</sub> Fall Time                        | 90% $V_S$ to 10% $V_S$ , $V_{DD}$ = $V_D$ = 5 $V$ , no $C_{LOAD}$ , $R_{LOAD}$ = 20 $\Omega$                 |      | 10   |          | μs   |
| C <sub>LOAD</sub>      | Output Capacitive Load to GND                   |                                                                                                              |      |      | 500      | μF   |
| ON_V <sub>IH</sub>     | High Input Voltage on ON pin                    |                                                                                                              | 0.85 |      | $V_{DD}$ | V    |
| ON_V <sub>IL</sub>     | Low Input Voltage on ON pin                     |                                                                                                              | -0.3 | 0    | 0.25     | V    |
| ı                      | Active Current Limit (I <sub>ACL</sub> )        | MOSFET will automatically limit current when VS > 250 mV                                                     |      | 6.0  |          | А    |
| I <sub>LIMIT</sub>     | Short Circuit Current Limit (I <sub>SCL</sub> ) | MOSFET will automatically limit current when VS < 250 mV                                                     |      | 0.5  |          | А    |
| THERMON                | Thermal shutoff turn-on temperature             |                                                                                                              |      | 150  |          | °C   |
| THERMOFF               | Thermal shutoff turn-off temperature            |                                                                                                              |      | 130  |          | °C   |
| THERM <sub>TIME</sub>  | Thermal shutoff time                            |                                                                                                              |      |      | 1        | ms   |

# $T_{Total\_ON}, T_{ON\_Delay}$ and Slew Rate Measurement



Note: Rise and Fall times of the ON signal are 100 ns

000-0059M1657-100 Page 4 of 13



# Typical Performance Characteristics $RDS_{ON}$ vs. $V_{DD}$ , and Temperature



# RDS<sub>ON</sub> vs. $V_D$ and $V_{DD}$



000-0059M1657-100 Page 5 of 13





# $\rm V_{S(SR)}$ vs. Temperature, $\rm V_D, \, \rm V_{DD}, \, and \, \rm C_{SLEW}$



 $\rm T_{Total~ON}$  vs.  $\rm C_{SLEW}, \rm V_D, \rm V_{DD},$  and Temperature



000-0059M1657-100 Page 6 of 13



#### **Typical Operation Waveforms**



Figure 1. Typical Turn ON operation waveform for V<sub>DD</sub> = V<sub>D</sub> = 5 V, C<sub>SLEW</sub> = 4 nF, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 20  $\Omega$ 



Figure 2. Typical Turn ON operation waveform for  $V_{DD}$  =  $V_{D}$  = 5 V,  $C_{SLEW}$  = 12 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 20  $\Omega$ 

000-0059M1657-100 Page 7 of 13





Figure 3. Typical Turn OFF operation waveform for  $V_{DD}$  =  $V_D$  = 5 V,  $C_{SLEW}$  = 4 nF, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 20  $\Omega$ 



Figure 4. Typical Turn OFF operation waveform for V<sub>DD</sub> = V<sub>D</sub> = 5 V, C<sub>SLEW</sub> = 4 nF, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 20  $\Omega$ 

000-0059M1657-100 Page 8 of 13



#### SLG59M1657V Power-Up/Power-Down Sequence Considerations

A nominal power-up sequence is to apply  $V_{DD}$  first, followed by  $V_{D}$  only after  $V_{DD}$  is > 1 V, and finally toggling the ON pin LOW-to-HIGH after  $V_{D}$  is at least 90% of its final value.

A nominal power-down sequence is the power-up sequence in reverse order. It is important that the SLG59M1657V's ON pin is toggled HIGH only after  $V_{DD}$  and  $V_{D}$  have reached their steady-state values; otherwise, the power switch will spend an undesirable amount of time in high-resistance mode while powering up, heating up, and possibly reaching its thermal shutdown before ever fully turning on.

If  $V_{DD}$  and  $V_{D}$  are applied at the same time, a voltage glitch may appear on the output pin at  $V_{S}$ . To prevent glitches at the output, it is recommended to connect a 10  $\mu$ F capacitor from the  $V_{S}$  pin to GND and to keep the  $V_{DD}$  &  $V_{D}$  ramp times less than 2 ms.

The  $V_S$  output follows a linear ramp when the power switch is turned on, provided that the  $V_S$  slew time set by  $C_{SLEW}$  is less than the RC time constant formed by the RDS<sub>ON</sub> of the power switch and load capacitance  $C_{LOAD}$ .

#### SLG59M1657V Current Limiting Operation

The SLG59M1657V has two types of current limiting triggered by the output  $V_S$  pin voltage.

#### 1. Standard Current Limiting Mode (with Thermal Shutdown Protection)

When the  $V_S$  pin voltage > 250 mV, the output current is initially limited to the Active Current Limit ( $I_{ACL}$ ) specification listed in the Electrical Characteristics table. The ACL monitor's response time is very fast and is triggered within a few microseconds to sudden (transient) changes in load current. When a load current overload is detected, the ACL monitor increases the FET resistance to keep the current from exceeding the power switch's  $I_{ACL}$  threshold.

However, if a load-current overload condition persists where the die temperature rises because of the increased FET resistance, the power switch's internal Thermal Shutdown Protection circuit can be activated. If the die temperature exceeds the listed THERM<sub>ON</sub> specification, the FET is shut OFF completely, thereby allowing the die to cool. When the die cools to the listed THERM<sub>OFF</sub> temperature threshold, the FET is allowed to turn back on. This process may repeat as long as the output current overload condition persists.

#### 2. Short Circuit Current Limiting Mode (with Thermal Shutdown Protection)

When the  $V_S$  pin voltage < 250 mV (which is the case with a hard short, such as a solder bridge on the power rail), the power switch's internal Short-circuit Current Limit (SCL) monitor limits the FET current to approximately 500 mA (the  $I_{SCL}$  threshold). While the internal Shutdown Protection circuit remains enabled and since the  $I_{SCL}$  threshold is much lower than the  $I_{ACL}$  threshold, thermal shutdown protection may become activated only at higher ambient temperatures.

For more information on Silego GreenFET3 integrated power switch features, please visit our <u>Application Notes</u> page at our website and see App Note "AN-1068 GreenFET3 Integrated Power Switch Basics".

000-0059M1657-100 Page 9 of 13





#### **Package Top Marking System Definition**



XX - Part Code Field<sup>1</sup>

A - Assembly Site Code Field<sup>2</sup> DD - Date Code Field<sup>1</sup>

R - Part Revision Code Field<sup>2</sup>

LL - Lot Traceability Field<sup>1</sup>

Note 1: Each character in code field can be alphanumeric A-Z and 0-9

Note 2: Character in code field can be alphabetic A-Z

000-0059M1657-100 Page 10 of 13





### **Package Drawing and Dimensions**

### 8 Lead TDFN Package 1.5 x 2.0 mm (Fused Lead) JEDEC MO-252



# Unit: mm

| Symbol | Min   | Nom. | Max   | Symbol | Min   | Nom.     | Max   |
|--------|-------|------|-------|--------|-------|----------|-------|
| Α      | 0.70  | 0.75 | 0.80  | L      | 0.35  | 0.40     | 0.45  |
| A1     | 0.005 | -    | 0.060 | L1     | 0.515 | 0.565    | 0.615 |
| A2     | 0.15  | 0.20 | 0.25  | L2     | 0.135 | 0.185    | 0.235 |
| b      | 0.15  | 0.20 | 0.25  | е      | (     | 0.50 BSC |       |
| D      | 1.95  | 2.00 | 2.05  | S      | (     | 0.37 REF |       |
| Е      | 1.45  | 1.50 | 1.55  |        |       |          |       |

000-0059M1657-100 Page 11 of 13



### **Tape and Reel Specifications**

| Bookaga             | # of         | Nominal              | Max      | Units Reel & |             | Leader (min) |                | Trailer (min) |                | Таре          | Part          |
|---------------------|--------------|----------------------|----------|--------------|-------------|--------------|----------------|---------------|----------------|---------------|---------------|
| Package<br>Type     | # OI<br>Pins | Package Size<br>[mm] | per Reel | per Box      | er Box [mm] | Pockets      | Length<br>[mm] | Pockets       | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| TDFN 8L<br>FC Green | 8            | 1.5 x 2.0 x 0.75     | 3000     | 3000         | 178 / 60    | 100          | 400            | 100           | 400            | 8             | 4             |

### **Carrier Tape Drawing and Dimensions**

| Package<br>Type     | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge |     | Tape Width |
|---------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----|------------|
|                     | A0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F   | W          |
| TDFN 8L<br>FC Green | 1.68                | 2.18               | 0.9             | 4                   | 4               | 1.5                    | 1.75                          | 3.5 | 8          |



Refer to EIA-481 specification

### **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.25 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.

000-0059M1657-100 Page 12 of 13



# **Revision History**

| Date      | Version | Change             |
|-----------|---------|--------------------|
| 2/23/2017 | 1.00    | Production Release |

000-0059M1657-100 Page 13 of 13