

# Application Note DA9061/2 Schematic Checklist AN-PM-103

#### **Abstract**

Optimizing the schematic for DA9061/2 ensures correct and efficient operation of the PMIC and the system. This is achieved by selecting appropriate external passive components, and appropriate configuration of the PMIC OTP.

# **AN-PM-103**



# **DA9061/2 Schematic Checklist**

# **Contents**

| Ab | stract                | . 1 |
|----|-----------------------|-----|
| Сс | ntents                | . 2 |
|    | Terms and Definitions |     |
| 2  | References            | . 3 |
| 3  | Introduction          | . 4 |
| 4  | Schematic Checklist   | . 4 |
| 5  | Further Assistance    | . 7 |
| Re | vision History        | . 8 |



## 1 Terms and Definitions

GUI Graphical user interface

OTP One-time programmable (memory)

RTC Real time clock SoC System-on-chip

PMIC Power management integrated circuit

SmartCanvas™ Dialog GUI

# 2 References

- [1] DA9062, Datasheet, Dialog Semiconductor
- [2] DA9061, Datasheet, Dialog Semiconductor
- [3] UM-PM-008, SmartCanvas™ DA9061/2 User Manual, Dialog Semiconductor



## 3 Introduction

DA9061/2 is a power management integrated circuit (PMIC) optimized for supplying systems with single- and dual-core processors, I/O, DDR memory, and peripherals. It targets mobile devices, medical equipment, IVI systems, and FPGA-based applications.

This checklist is intended to help a hardware designer identify common errors that can arise in schematics containing the DA9061/2. The checklist is only a reference to common errors, and is not a substitute for rigorous system development and an understanding of the PMIC behavior as described in the DA9061/2 datasheet [1] [2].

# 4 Schematic Checklist

#### **Table 1: Checklist**

| General                          | Comments                                                                       |                  |          |
|----------------------------------|--------------------------------------------------------------------------------|------------------|----------|
| Design name                      |                                                                                |                  |          |
| Schematic version                |                                                                                |                  |          |
| Review date                      |                                                                                |                  |          |
| OTP variant                      | Notes                                                                          | Checked<br>(Y/N) | Comments |
| Which OTP variant is being used? | This can provide useful background for the review.                             |                  |          |
| OTP version number               |                                                                                |                  |          |
| Core Operation                   |                                                                                |                  |          |
| V <sub>SYS</sub>                 | 2.8 V to 5.5 V                                                                 |                  |          |
| V <sub>DDIO</sub>                | 1.2 V to 3.6 V                                                                 |                  |          |
| VSYS capacitor                   | 1 μF                                                                           |                  |          |
| IREF resistor                    | 200 kΩ. Must be ≤1 % tolerance.                                                |                  |          |
| VREF capacitor                   | 2.2 μF                                                                         |                  |          |
| VBBAT capacitor                  | 470 nF                                                                         |                  |          |
| VDDCORE capacitor                | 2.2 μF                                                                         |                  |          |
| Crystal                          | The RTC requires an external crystal of 32.768 kHz as well as load Capacitors. |                  |          |
| XTAL_IN and XTAL_OUT             | If the crystal is not required then both pins should be grounded.              |                  |          |



| Core operation            | Notes                                                                                                                                                                                                               | Checked<br>(Y/N) | Comments |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|
| nRESET timing             | The nRESET timer control can be set in SmartCanvas™. RESET_EVENT sets the start point of time and RESET_TIMER the time till reset event. Make sure nRESET is active until after the important rails have turned on. |                  |          |
| nRESET pin                | Register control IRQ_TYPE determines if the pin is push-pull or open-drain. Check an external pull-up is present if open-drain.                                                                                     |                  |          |
| nRESETREQ                 | nRESETREQ is an active-low reset input. nRESETREQ should be either pulled high to $V_{\text{SYS}}$ or tied to $V_{\text{SYS}}$ , never floating.                                                                    |                  |          |
| nONKEY                    | nONKEY should be either pulled high to $V_{\text{SYS}}$ or tied to $V_{\text{SYS}}$ , never floating.                                                                                                               |                  |          |
| TP                        | TP should not be left floating. Pull down to ground, via 10 k $\Omega$ . Ideally, a test-point will be provided for system debug.                                                                                   |                  |          |
| LDOs                      |                                                                                                                                                                                                                     |                  |          |
| LDO input voltages        | LDO2/3/4: 2.8 V to 5.5 V<br>If supplied by a buck, the minimum<br>voltage is 1.5 V.                                                                                                                                 |                  |          |
| LDO2/3/4 input capacitor  | 1 μF                                                                                                                                                                                                                |                  |          |
| LDO1 output capacitor     | 1 μF                                                                                                                                                                                                                |                  |          |
| LDO2/3/4 output capacitor | 2.2 µF                                                                                                                                                                                                              |                  |          |
| LDO output voltage        | LDO1: 0.9 V to 3.6 V<br>LDO2/3/4: 0.9 V to 3.6 V                                                                                                                                                                    |                  |          |
| LDO output current        | LDO1: 100 mA<br>LDO2/3/4: 300 mA                                                                                                                                                                                    |                  |          |
| DVC_1 register control    | If VDLO <x>_SEL_A and VDLO<x>_SEL_B have different voltages and only one specific voltage is desired, then the regulator needs to be set correctly.</x></x>                                                         |                  |          |
| Bucks                     |                                                                                                                                                                                                                     |                  |          |
| Buck supply voltage       | 2.8 V to 5.5 V<br>Supply voltage minimum for Buck3<br>is 3.3 V if IOUT > 1.5 A.                                                                                                                                     |                  |          |
| Input capacitors          | 2 x 22 μF or 4 x 10 μF                                                                                                                                                                                              |                  |          |



| Bucks                                                                                                                                                                                | Notes                                                                                                  |                | Checked<br>(Y/N) | Comments |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------|------------------|----------|
|                                                                                                                                                                                      | Buck1/2: 0.3 V to 1.57 V                                                                               |                |                  |          |
| Buck output voltage                                                                                                                                                                  | Buck3: 0.8 V to 3.34 V                                                                                 |                |                  |          |
|                                                                                                                                                                                      | Buck4: 0.53 V to 1.8 V                                                                                 |                |                  |          |
|                                                                                                                                                                                      | Buck1/2: 2.5 A                                                                                         |                |                  |          |
| Buck output current                                                                                                                                                                  | Buck3: 2 A                                                                                             |                |                  |          |
|                                                                                                                                                                                      | Buck4: 1.5 A                                                                                           |                |                  |          |
|                                                                                                                                                                                      | Controlled with BUCK <x>_ILIM register.</x>                                                            |                |                  |          |
|                                                                                                                                                                                      | Buck1/2:                                                                                               |                |                  |          |
|                                                                                                                                                                                      | Full Current Mode:                                                                                     |                |                  |          |
| D 14/0/0/4                                                                                                                                                                           | 1400 mA to 4400 mA                                                                                     |                |                  |          |
| Buck1/2/3/4: current limit register settings I <sub>LIM</sub>                                                                                                                        | Half Current Mode                                                                                      | ):             |                  |          |
| Toglotor cottingo ILIM                                                                                                                                                               | 700 mA to 2200 m                                                                                       | ıA             |                  |          |
|                                                                                                                                                                                      | Buck3:                                                                                                 |                |                  |          |
|                                                                                                                                                                                      | 1700 mA to 3200 i                                                                                      | mA             |                  |          |
|                                                                                                                                                                                      | Buck4:                                                                                                 |                |                  |          |
|                                                                                                                                                                                      | 700 mA to 2200 m                                                                                       | ıA             |                  |          |
|                                                                                                                                                                                      | Current limit:                                                                                         | ISAT:          |                  |          |
|                                                                                                                                                                                      | 1500 mA                                                                                                | 1750 mA        |                  |          |
| Minimum ISAT values required at current limits                                                                                                                                       | 1200 mA                                                                                                | 1460 mA        |                  |          |
| Toquiros at osinoni illinio                                                                                                                                                          | 950 mA                                                                                                 | 1180 mA        |                  |          |
|                                                                                                                                                                                      | 750 mA                                                                                                 | 940 mA         |                  |          |
| Buck1/Buck2 dual-phase mode                                                                                                                                                          | 5 A output. Enabled by controls BUCK1_2_MERGE. Outputs from both inductors need to be routed together. |                |                  |          |
|                                                                                                                                                                                      | Buck1/2:                                                                                               |                |                  |          |
|                                                                                                                                                                                      | Full Current Mode: 2 x 47 µF Half                                                                      |                |                  |          |
|                                                                                                                                                                                      | Current Mode: 2 x                                                                                      | 22 µF          |                  |          |
| Output capacitors                                                                                                                                                                    | Buck3:                                                                                                 |                |                  |          |
|                                                                                                                                                                                      | At $I_{OUT} \le 1.5$ A: 2 x 22 $\mu$ F<br>At $I_{OUT} > 1.5$ A: 2 x 47 $\mu$ F                         |                |                  |          |
|                                                                                                                                                                                      | Buck4:                                                                                                 | (4 <i>1</i> μΓ |                  |          |
|                                                                                                                                                                                      | 2 x 22 µF                                                                                              |                |                  |          |
| DVC_1 register control  If VBUCK <x>_SEL_A and VBUCL<x>_SEL_B have different voltages and only one specific voltage is desired then the regulator needs to be set correctly.</x></x> |                                                                                                        |                |                  |          |



| GPIOs                                                                                             | Notes                                                                                                                                                        | Checked<br>(Y/N) | Comments |
|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|
|                                                                                                   | Check that they are one of the following:                                                                                                                    |                  |          |
| Unused GPIOs                                                                                      | <ul> <li>configured as an input, with<br/>internal pull-down enabled via<br/>register CONFIG_K, or,</li> </ul>                                               |                  |          |
|                                                                                                   | <ul><li>configured as an output, or,</li><li>tied to GND</li></ul>                                                                                           |                  |          |
| GPIO events                                                                                       | Check unused GPIOs have events masked in register IRQ_MASK_C.                                                                                                |                  |          |
| Are there any GPIOs configured to have special features? (SYS_EN, PWR_EN, Watchdog trigger input) | Check the signal behavior.  Ensure the port is correctly configured as active-high or active-low using control GPIO <x>_TYPE.</x>                            |                  |          |
| Power Sequencer                                                                                   |                                                                                                                                                              |                  |          |
| Start-up sequence                                                                                 | Is it correct for the system requirements?                                                                                                                   |                  |          |
| WAIT_STEP and dummy                                                                               | Has the WAIT_STEP feature been used correctly, or set to 0x00?                                                                                               |                  |          |
| slots                                                                                             | If dummy (empty) slots are used, are they correct?                                                                                                           |                  |          |
| Minimize in-rush                                                                                  | Turning all regulators on in the same slot will cause a large inrush current and potentially cause a drop in input voltage and cause the PMIC to power down. |                  |          |
| Are the sequencer pointers placed in a suitable slot?                                             | PART_DOWN ≤ SYSTEM_END SYSTEM_END ≤ POWER_END POWER_END ≤ MAX_COUNT                                                                                          |                  |          |

# **5** Further Assistance

For further assistance on debugging and for a detailed schematic and OTP check, please refer to the DA9061/2 Datasheet found on the Dialog website (https://www.dialog-semiconductor.com/pmics) or contact your local FAE.



# **Revision History**

| Revision | Date        | Description      |
|----------|-------------|------------------|
| 1.0      | 16-Nov-2017 | Initial version. |



#### **Status Definitions**

| Status               | Definition                                                                                                                   |
|----------------------|------------------------------------------------------------------------------------------------------------------------------|
| DRAFT                | The content of this document is under review and subject to formal approval, which may result in modifications or additions. |
| APPROVED or unmarked | The content of this document has been approved for publication.                                                              |

#### **Disclaimer**

Information in this document is believed to be accurate and reliable. However, Dialog Semiconductor does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. Dialog Semiconductor furthermore takes no responsibility whatsoever for the content in this document if provided by any information source outside of Dialog Semiconductor.

Dialog Semiconductor reserves the right to change without notice the information published in this document, including without limitation the specification and the design of the related semiconductor products, software and applications.

Applications, software, and semiconductor products described in this document are for illustrative purposes only. Dialog Semiconductor makes no representation or warranty that such applications, software and semiconductor products will be suitable for the specified use without further testing or modification. Unless otherwise agreed in writing, such testing or modification is the sole responsibility of the customer and Dialog Semiconductor excludes all liability in this respect.

Customer notes that nothing in this document may be construed as a license for customer to use the Dialog Semiconductor products, software and applications referred to in this document. Such license must be separately sought by customer with Dialog Semiconductor.

All use of Dialog Semiconductor products, software and applications referred to in this document are subject to Dialog Semiconductor's Standard Terms and Conditions of Sale, available on the company website (www.dialog-semiconductor.com) unless otherwise stated.

Dialog and the Dialog logo are trademarks of Dialog Semiconductor plc or its subsidiaries. All other product or service names are the property of their respective owners.

© 2017 Dialog Semiconductor. All rights reserved.

# **Contacting Dialog Semiconductor**

United Kingdom (Headquarters)

Dialog Semiconductor (UK) LTD Phone: +44 1793 757700

Germany

Dialog Semiconductor GmbH Phone: +49 7021 805-0

The Netherlands

Dialog Semiconductor B.V. Phone: +31 73 640 8822

Email:

enquiry@diasemi.com

North America

Dialog Semiconductor Inc. Phone: +1 408 845 8500

Japan

Dialog Semiconductor K. K. Phone: +81 3 5769 5100

Taiwan

Dialog Semiconductor Taiwan Phone: +886 281 786 222

Web site:

www.dialog-semiconductor.com

Hong Kong

Dialog Semiconductor Hong Kong Phone: +852 2607 4271

Korea

Dialog Semiconductor Korea Phone: +82 2 3469 8200 China (Shenzhen)

Dialog Semiconductor China Phone: +86 755 2981 3669

China (Shanghai)

Dialog Semiconductor China Phone: +86 21 5424 9058

Application Note Revision 1.0 16-Nov-2017